## **EXPERIMENT-10**

**Objective:** To design and different types of counters using VHDL.

### **Resources Required:**

Hardware Requirement: Computer

Software Requirement: XILINX 8.2 Software

## **Theory:**

A) Decade Counter: A binary coded decimal (BCD) is a serial digital counter that counts ten digits .And it resets for every new clock input. As it can go through 10 unique combinations of output, it is also called as "Decade counter". A BCD counter can count 0000, 0001, 0010, 1000, 1001, 1010, 1011, 1110, 1111, 0000, and 0001 and so on.

A 4 bit binary counter will act as decade counter by skipping any six outputs out of the 16 (24) outputs. There are some available ICs for decade counters which we can readily use in our circuit, like 74LS90. It is an asynchronous decade counter



The above figure shows a decade counter constructed with JK flip flop. The J output and K outputs are connected to logic 1. The clock input of every flip flop is connected to the output of next flip flop, except the last one. The output of the NAND gate is connected in parallel to the clear input 'CLR' to all the flip flops. This ripple counter can count up to 16 i.e. 24.

When the Decade counter is at REST, the count is equal to 0000. This is first stage of the counter cycle. When we connect a clock signal input to the counter circuit, then the circuit will count the binary sequence. The first clock pulse can make the circuit to count up to 9 (1001). The next clock pulse advances to count 10 (1010).

Then the ports X1 and X3 will be high. As we know that for high inputs, the NAND gate output will be low. The NAND gate output is connected to clear input, so it resets all the flip flop stages in decade counter. This means the pulse after count 9 will again start the count from count 0.

# **Truth Table:**

| Input<br>Pulses | D | С | В | А          |
|-----------------|---|---|---|------------|
| 0               | 0 | 0 | 0 | 0          |
| 1               | 0 | 0 | 0 | 1          |
| 2               | 0 | 0 | 1 | 0          |
| 3               | 0 | 0 | 1 | 1          |
| 4               | 0 | 1 | 0 | 0          |
| 5               | 0 | 1 | 0 | 1          |
| 6               | 0 | 1 | 1 | 0          |
| 7               | 0 | 1 | 1 | 1          |
| 8               | 1 | 0 | 0 | 0          |
| 9               | 1 | 0 | 0 | 1          |
| 10              | 1 | 0 | 1 | 0          |
| 0               | 0 | 0 | 0 | 0 (resets) |

## VHDL Code:

COMPONENT JK:library ieee;
use ieee.std\_logic\_1164.all; entity JK is
port(J,K,clk: in std\_logic;Q:inout std\_logic:='0';Qb:inout
std\_logic:='1'); end JK;
architecture ff of JK is begin
process(J,K,clk) variable t,tb: std\_logic; begin
t:=Q;
tb:=Qb;
if (clk='0'and clk'event) then if(J='0'and K='0') then t:=t;tb:=tb;
elsif(J='0'and K='1') then t:='0';tb:='1';
elsif(J='1'and K='0') then t:='1';tb:='0'; elsif(J='1'and K='1') then
t:=not t;tb:=not tb; end if;
end if; Q<=t;
Qb<<=tb; end process;</pre>

end ff;

# TOP MODULE:-

```
library ieee;
use ieee.std logic 1164.all; entity dec counter is
port(clock:in std logic;z:
                               inout std logic vector(3 downto
0):="0000"); end dec counter;
architecture counter of dec counter is component JK
                      std logic;Q:inout std logic:='0';Qb:inout
port(J,K,clk:
              in
std logic:='1'); end component;
component and2
port(a,b:in std logic;c:out std logic); end component;
signal s1,s2:std logic; signal s:std logic:='1'; begin
JK1: JK
             port
                   map(s,s,clock,z(0),open); JK2:
                                                        JK
                                                             port
map(s2,s,z(0),z(1),open);
JK3: JK port map(s,s,z(1),z(2),open);
X1: and2 port map(z(2),z(1),s1);
JK4: JK port map(s1,s,z(0),z(3),s2); end counter;
```

# Output:

**RTL Schematic:** 



| 🖶 wave - default                          |                   |                      |                           |  |  |  |  |  |
|-------------------------------------------|-------------------|----------------------|---------------------------|--|--|--|--|--|
| File Edit View Insert Format Tools Window |                   |                      |                           |  |  |  |  |  |
| <b>≥</b>                                  | ▶ 🎽 🛨 🛨 📙 🛤 🐜 🛍   | 🗽   149 197   34 A   | ₩ <mark>₩</mark> [ ⊌=\;%= |  |  |  |  |  |
|                                           |                   |                      |                           |  |  |  |  |  |
| /dec_counter/clock 1<br>                  | 0000 (0001 )(0010 | (0011 )(<br>(0011 )( | )100 <u>X0101</u> )       |  |  |  |  |  |
|                                           |                   |                      |                           |  |  |  |  |  |

**B)** 3-Bit Updown Counter: The up/Down counter is also known as the bidirectional counter which is used to count in any direction based on the condition of the input control pin. These are used in different applications to count up from zero to provide a change within the output condition on attaining a fixed value & others count down from a fixed value to zero to give an output condition change. There are some types of counters like TTL 74LS190 & 75LS191 which can function in both up & down count mode based on the condition of an input pin of up/down count mode.

## **Truth Table:**

| INPUT    | PI | RESENT<br>STATE |    | NEXT STATE |    |    |
|----------|----|-----------------|----|------------|----|----|
| UP/ DOWN | q2 | ql              | q0 | Q2         | Q1 | Q0 |
| 0        | 0  | 0               | 0  | 1          | 1  | 1  |
| 0        | 0  | 0               | 1  | 0          | 0  | 0  |
| 0        | 0  | 1               | 0  | 0          | 0  | 1  |
| 0        | 0  | 1               | 1  | 0          | 1  | 0  |

| 0 | 1 | 0 | 0 | 0 | 1 | 1 |
|---|---|---|---|---|---|---|
| 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 1 | 1 | 0 | 0 |
| 1 | 1 | 0 | 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 | 1 | 0 |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 |

## **VHDL Code:**

library ieee; use ieee.std\_logic\_1164.all; use ieee.std\_logic\_arith.all; use ieee.std\_logic\_unsigned.all; entity bit3\_udc is port(clk,u:in std\_logic;a: inout std\_logic\_vector(2 downto 0):="000"); end bit3\_udc; architecture beh of bit3\_udc is begin process(clk,a,u) variable t: std\_logic\_vector(2 downto 0); begin

t:=a; if clk='0' and clk'event then if u='1' then t:= t+"001"; elsif u='0' then t:= t+"111"; end if; end if; a<=t; end process; end beh;

# <u>Output:</u>

**RTL Schematic:** 



| 🕂 wave - default                          |                                         |           |                    |              |             |          |                    |   |
|-------------------------------------------|-----------------------------------------|-----------|--------------------|--------------|-------------|----------|--------------------|---|
| File Edit View Insert Format Tools Window |                                         |           |                    |              |             |          |                    |   |
| ☞ 🖬 🖨 縃 🛛 ະ                               | ••••••••••••••••••••••••••••••••••••••• | § ]+ →[ ] |                    | 14 18        | 🕂 nin 👯     | (  UF V. | }}≡   <b>5</b> , n | * |
| E#   E4 E4 🛣                              |                                         |           |                    |              |             |          |                    |   |
| ♦ /bit3_udc/clk<br>♦ /bit3_udc/u          | 1                                       |           |                    |              |             |          |                    |   |
| ⊡–� /bit3_udc/a                           | 001                                     | 000 (001  | <mark>)</mark> 010 | <u>)</u> 011 | <u>(010</u> | (001     | <u>)000</u>        |   |
|                                           |                                         |           |                    |              |             |          |                    |   |

**<u>Results:</u>**VHDL codes of different counters are simulated & synthesized.